
<oai_dc:dc xmlns:dc="http://purl.org/dc/elements/1.1/" xmlns:oai_dc="http://www.openarchives.org/OAI/2.0/oai_dc/">
  <dc:date>2015</dc:date>
  <dc:contributor>Petković, Predrag 1954-</dc:contributor>
  <dc:contributor>Damnjanović, Milunka</dc:contributor>
  <dc:contributor>Jevtić, Milun 1950-</dc:contributor>
  <dc:contributor>Milovanović, Dragiša 1951-</dc:contributor>
  <dc:contributor>Živanović, Miloš 1948-</dc:contributor>
  <dc:format>[11], IV, 114 listova</dc:format>
  <dc:format>2727990 bytes</dc:format>
  <dc:title xml:lang="srp">Napredni metodi projektovanja digitalnih integrisanih kola u nanometarskim tehnologijama sa posebnim naglaskom na brzinu, statičku i dinamičku potrošnju</dc:title>
  <dc:language>srp</dc:language>
  <dc:creator>Jovanović, Borisav D.</dc:creator>
  <dc:identifier>https://phaidrani.ni.ac.rs/o:1242</dc:identifier>
  <dc:identifier>cobiss:533864854</dc:identifier>
  <dc:identifier>thesis:4513</dc:identifier>
  <dc:rights>http://creativecommons.org/licenses/by/2.0/at/legalcode</dc:rights>
  <dc:type>info:eu-repo/semantics/bachelorThesis</dc:type>
  <dc:description xml:lang="eng">Advanced methods for digital circuit design, based on modern nanoscale technologies,
are applied to a novel SoC microcontroller design with the industry standard 8051 instruction
set. The power consumption of the proposed IP cores and the effects of utilization of both
static and dynamic power minimization techniques will be examined using following process
technologies: CMOS 350 nm, 90 nm and 65 nm. The static power saving methodologies
which include shutting down any inactive digital block, reduction of supply voltage and
utilization of different standard cell libraries, allows for significant improvements in energy
efficiency.</dc:description>
  <dc:description xml:lang="srp">Biobibliografski podaci: listovi 94-110  Datum odbrane: 03.03.2016. Electronics</dc:description>
</oai_dc:dc>
